DocumentCode :
588106
Title :
A 20GSps track-and-hold circuit in 90nm CMOS technology
Author :
Tang Kai ; Meng Qiao
Author_Institution :
Inst. of RF- & OE-ICs, Southeast Univ., Nanjing, China
fYear :
2012
fDate :
10-12 Oct. 2012
Firstpage :
237
Lastpage :
240
Abstract :
A low voltage, low power, high sampling rate open loop THA is proposed. The THA samples at 20GSps and combines three cascaded stages. The switch stage is implemented by the combination of CMOS switch and dummy switches to cancel the charge injection and clock feedthrough. The input and output stages are realized by the differential common-source amplifier with cross-couple pairs to improve the effects. Implemented in 90nm CMOS technology, the THA occupies 460 × 510 μm2 which includes I/O pads and takes the active area is only 85 × 95 μm2 with a power consumption of 47mW at a supply voltage of 1.2V. The THA delivers up to 32 dB spur-free-dynamic-range (SFDR) at nyquist sampling with 20GSps. The full scale input voltage is 0.6Vppd from 1.2V supply voltage.
Keywords :
CMOS integrated circuits; differential amplifiers; sample and hold circuits; switches; CMOS switch; CMOS technology; Nyquist sampling; cascaded stages; charge injection; clock feedthrough; cross-couple pairs; differential common-source amplifier; dummy switches; open loop THA; power 47 mW; size 90 nm; spur-free-dynamic-range; switch stage; track-and-hold circuit; voltage 1.2 V; CMOS integrated circuits; CMOS technology; Heterojunction bipolar transistors; Optical switches; Stimulated emission; Switching circuits; Tracking loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Technologies for Communications (ATC), 2012 International Conference on
Conference_Location :
Hanoi
ISSN :
2162-1020
Print_ISBN :
978-1-4673-4351-0
Type :
conf
DOI :
10.1109/ATC.2012.6404267
Filename :
6404267
Link To Document :
بازگشت