Title :
Design and performance analysis of 1 bit full adder using GDI technique in nanometer era
Author :
Shrivas, J. ; Akashe, Shyam ; Tiwari, Niyati
Author_Institution :
M-Tech VLSI Design, ITM Universe, Gwalior, India
fDate :
Oct. 30 2012-Nov. 2 2012
Abstract :
In this paper, the low power and high performance full adder using 11 transistors has been proposed. The GDI (gate diffusion input) technique has been used for simultaneous generation of XOR gate. The main idea behind the designing of this 11 transistors full adder to improve the performance of 10 transistors full adder design mentioned in literature by sacrificing a transistor count. While the proposed full adder has negligible area overhead, it has improved the power consumption of the circuit when compared with the 10T full adder circuit. We have simulated these two full adders by using cadence virtuoso tool at supply voltages range from 0.4V to 1.2V at 27 °C.
Keywords :
adders; logic design; logic gates; nanoelectronics; Cadence Virtuoso tool; GDI technique; XOR gate; full adder; gate diffusion input technique; nanometer era; power consumption; temperature 27 C; transistor count; voltage 0.4 V to 1.2 V; word length 1 bit; Adders; Logic gates; MOS devices; Power demand; Transistors; Very large scale integration; GDI; VLSI; XOR gate; nMOS; pMOS;
Conference_Titel :
Information and Communication Technologies (WICT), 2012 World Congress on
Conference_Location :
Trivandrum
Print_ISBN :
978-1-4673-4806-5
DOI :
10.1109/WICT.2012.6409188