DocumentCode :
598852
Title :
ONoC-SPL: Customized Network-on-Chip (NoC) architecture and prototyping for data-intensive computation applications
Author :
Ben Ahmed, Akram ; Mori, Kenichi ; Ben Abdallah, Abderazek
Author_Institution :
The University of Aizu, Graduate School of Computers Science and Engineering, Aizu-Wakamatsu 965-8580, Japan
fYear :
2012
fDate :
21-24 Aug. 2012
Firstpage :
257
Lastpage :
262
Abstract :
Network-on-Chip (NoC) has emerged as a promising paradigm to largely alleviate the limitations exhibited by the shared-bus based systems in current System-On-Chip (SoC). These problems include the lack of scalability, clock skew, lack of support for concurrent communication, and increasing power consumption. Based upon a packet/flit switching scheme, NoC allows a concurrent transmission of data providing a higher bandwidth and performance.
Keywords :
Architecture; Customized; Look-ahead routing; NoC; Parallel; Prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Awareness Science and Technology (iCAST), 2012 4th International Conference on
Conference_Location :
Seoul, Korea (South)
Print_ISBN :
978-1-4673-2111-2
Electronic_ISBN :
978-1-4673-2110-5
Type :
conf
DOI :
10.1109/iCAwST.2012.6469623
Filename :
6469623
Link To Document :
بازگشت