• DocumentCode
    601018
  • Title

    A strategy for mapping reconfigurable cores in NoCs

  • Author

    Gomes Filho, J. ; Strum, Marius ; Wang Jiang Chau

  • Author_Institution
    Dept. of Electron. Syst., Univ. of Sao Paulo, Sao Paulo, Brazil
  • fYear
    2013
  • fDate
    Feb. 27 2013-March 1 2013
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    In the last years, Field programmable gate-arrays (FPGAs) with partial reconfiguration capabilities have raised interest in the implementation of dynamically reconfigurable systems (DSRs). For dealing with the issue of communication between reconfigurable and fixed partitions, Networks-on-Chip (NoCs) have gained importance in DSR architectures. The mapping of cores in NoCs aims to find the best topological location onto the NoC, such that the metrics of interest can be greatly optimized. In this paper, the mapping strategy for reconfigurable cores into NoCs is presented and the sensibility in respect to the cost function is evaluated. Results confirm the need for mapping optimization algorithms aimed to reduce both the traffic and power consumption.
  • Keywords
    field programmable gate arrays; network-on-chip; optimisation; DSR architectures; FPGA; NoC; cost function; dynamically reconfigurable systems; field programmable gate-arrays; networks-on-chip; optimization algorithms; partial reconfiguration capabilities; power consumption; reconfigurable core mapping; Equations; Field programmable gate arrays;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (LASCAS), 2013 IEEE Fourth Latin American Symposium on
  • Conference_Location
    Cusco
  • Print_ISBN
    978-1-4673-4897-3
  • Type

    conf

  • DOI
    10.1109/LASCAS.2013.6519003
  • Filename
    6519003