• DocumentCode
    602886
  • Title

    A co-synthesis methodology for power delivery and data interconnection networks in 3D ICs

  • Author

    Kapadia, Nishit ; Pasricha, Sudeep

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Colorado State Univ., Fort Collins, CO, USA
  • fYear
    2013
  • fDate
    4-6 March 2013
  • Firstpage
    73
  • Lastpage
    79
  • Abstract
    A stable voltage supply is critical for multiprocessor system-on-chips (MPSoCs) to operate at near-optimal performance levels. The problem of IR drops in a Power Delivery Network (PDN) is very severe in 3D MPSoCs with network-on-chip (NoC) fabrics where the current in the PDN increases proportionally with the number of device layers. At the same time, with the increasing core counts in today´s power-hungry MPSoCs, the already hard problem of voltage island-aware Network-on-Chip (NoC) design has become even more challenging. Even though the PDN and NoC design goals are non-overlapping, both the optimizations are interdependent. Unfortunately, designers today seldom consider design of the PDN while synthesizing NoCs. In this work, for the first time, we propose a novel system-level co-synthesis methodology that minimizes 3D NoC energy while meeting performance goals; and simultaneously optimizes the 3D PDN design while satisfying IR-drop constraints. Our experimental results show that the proposed co-synthesis methodology meets IR-drop constraints while minimizing energy consumption for several real-world applications, improving upon results from traditional system-level methodologies that perform PDN design and NoC synthesis separately.
  • Keywords
    energy consumption; integrated circuit design; integrated circuit interconnections; multiprocessor interconnection networks; network-on-chip; three-dimensional integrated circuits; 3D IC; 3D MPSoC; 3D NoC energy; 3D PDN design; IR-drop constraint; NoC design; NoC fabric; NoC synthesis; data interconnection network; device layer; energy consumption; multiprocessor system-on-chip; near-optimal performance level; network-on-chip fabric; power delivery network; power-hungry MPSoC; stable voltage supply; system-level cosynthesis methodology; system-level methodology; voltage island-aware network-on-chip; Fabrics; Multicore processing; Optimization; Power grids; Routing; Three-dimensional displays; Topology; NoC synthesis; System-level CAD; communication energy; core mapping; multi-core systems;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design (ISQED), 2013 14th International Symposium on
  • Conference_Location
    Santa Clara, CA
  • ISSN
    1948-3287
  • Print_ISBN
    978-1-4673-4951-2
  • Type

    conf

  • DOI
    10.1109/ISQED.2013.6523593
  • Filename
    6523593