• DocumentCode
    604349
  • Title

    FPGA design of a queue management equipment with variable-length packets switching on the satellite onboard switch

  • Author

    Shen Zemin ; Qiao Lufeng ; Chen Qinghua ; Dong Shihua

  • Author_Institution
    Inst. of Commun. Eng., PLA Univ. of Sci. & Technol., Nanjing, China
  • fYear
    2012
  • fDate
    29-31 Dec. 2012
  • Firstpage
    162
  • Lastpage
    165
  • Abstract
    In order to solve the problem of the limitation of hardware resource consumption on the satellite onboard switch, this paper implements a kind of queue manager circuit, and introduced the design ideas, working process of each module. Key modules are programmed and realized with Verilog HDL. The results of ModelSim former simulation show that the circuit satisfies the functions of queue management equipment which is of high efficiency in cell switching.
  • Keywords
    field programmable gate arrays; packet switching; queueing theory; satellite communication; FPGA design; ModelSim; Verilog HDL; cell switching; hardware resource consumption; queue management equipment; queue manager circuit; satellite onboard switch; variable-length packets switching; queue management equipment; satellite onboard switch; variable-length packet;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Science and Network Technology (ICCSNT), 2012 2nd International Conference on
  • Conference_Location
    Changchun
  • Print_ISBN
    978-1-4673-2963-7
  • Type

    conf

  • DOI
    10.1109/ICCSNT.2012.6525912
  • Filename
    6525912