• DocumentCode
    604802
  • Title

    Low power design flow based on Unified Power Format and Synopsys tool chain

  • Author

    Gourisetty, V. ; Mahmoodi, Hamid ; Melikyan, Vazgen ; Babayan, E. ; Goldman, R. ; Holcomb, K. ; Wood, Tim

  • Author_Institution
    Sch. of Eng., San Francisco State Univ., San Francisco, CA, USA
  • fYear
    2013
  • fDate
    4-5 March 2013
  • Firstpage
    28
  • Lastpage
    31
  • Abstract
    Unified Power Format (UPF) is an industry wide power format specification to implement low power techniques in a design flow. UPF is designed to reflect the power intent of a design at a relatively high level. UPF scripts help describe power intent such as: which power rails to be routed to individual blocks, when blocks are expected to be powered up or shut down, how voltage levels should be shifted between two different power domains, and type of measures taken for retention registers and memory cells contents if the primary power supply to a domain is removed, hence helping the design to be more efficient. With power becoming an important factor in today´s electronic systems, there is a need for a more systematic approach to reduce power in complex designs; and UPF is developed to address this need. We have developed the complete UPF based low power design flow from high level behavioral description to physical layout. The design flow is accompanied by an example-driven and self-study tutorial suitable for hands-on teaching. The examples cover a variety of low power methods such as clock-gating, multi-voltage, power gating, and the combination of multi-voltage and power gating. This design flow is implemented using Synopsys electronic design automation tools and tested on Synopsys generic 90nm and 32/28nm libraries. The synthesis scripts are setup in `tcl´ format that are compatible with the Synopsys synthesis and physical design tools.
  • Keywords
    electronic design automation; integrated circuit layout; low-power electronics; storage management chips; Synopsys electronic design automation tools; Synopsys generic libraries; UPF; clock-gating method; electronic systems; hands-on teaching; high level behavioral description; low power design flow; low power techniques; memory cell contents; physical design tools; power gating method; primary power supply; synopsys tool chain; unified power format; Clocks; Ground penetrating radar; Layout; Libraries; Logic gates; Standards; Electronic Design Automation; Low Power; Unified Power Format;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Interdisciplinary Engineering Design Education Conference (IEDEC), 2013 3rd
  • Conference_Location
    Santa Clara, CA
  • Print_ISBN
    978-1-4673-5113-3
  • Type

    conf

  • DOI
    10.1109/IEDEC.2013.6526754
  • Filename
    6526754