DocumentCode
606183
Title
An optimized analog layout for a Low Power 3-bit flash type ADC modified with the CMOS inverter based comparator designs
Author
Basu, Dhrubajyoti ; Mukherjee, Sagar ; Saha, Dipankar ; Chatterjee, Sayan ; Sarkar, Chandan K.
Author_Institution
Department of Electronics and Telecommunication Engineering, Jadavpur University, Kolkata, West Bengal, India
fYear
2013
fDate
20-21 March 2013
Firstpage
736
Lastpage
740
Abstract
This paper introduces a Low Power 3-bit flash type ADC (Analog-to-Digital Converter) where the conventional comparators have been replaced with the CMOS inverter based comparator designs. The reported structure of the ADC is designed using 180nm technology and it consumes 130.9 µWatt of average power while operating with an input frequency (fIN ) of 30MHz, and a supply voltage of 1.8 Volt. Moreover, with the aim of increasing the design efficiency, an optimized analog layout, which occupies an area of 0.068mm2, has been presented.
Keywords
Resistors; Three-dimensional displays; CMOS inverter; Comparator; Low Power; flash type ADC; resistor ladder network; transconductance ratio;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits, Power and Computing Technologies (ICCPCT), 2013 International Conference on
Conference_Location
Nagercoil
Print_ISBN
978-1-4673-4921-5
Type
conf
DOI
10.1109/ICCPCT.2013.6528939
Filename
6528939
Link To Document