DocumentCode :
609760
Title :
Numerical simulation and experimental verification of copper plating with different additives for through silicon vias
Author :
Song, Chongshen ; Wu, Heng ; Jing, Xiangmeng ; Dai, Fengwei ; Yu, Daquan ; Wan, Lixi
Author_Institution :
Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China
fYear :
2012
fDate :
17-20 Sept. 2012
Firstpage :
1
Lastpage :
6
Abstract :
The Filling of high aspect ratio through silicon vias (TSVs) using copper plating without any void or seam is one of the technical challenges for 3D integration. This paper presents numerical simulation and experimental verification of copper plating with different additives and a guideline for process optimization is proposed. Theoretical models are derived and a generic calculating approach is developed by employing a variable boundary method using commercial software. The simulation results can predict the behaviors of copper plating with different levels of additives for blind vias. The further experimental results verified the theoretical model and the simulation results. TSVs with diameter of 30μm and depth of 160μm on 8 inch wafers without void or seam have been achieved.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System-Integration Technology Conference (ESTC), 2012 4th
Conference_Location :
Amsterdam, Netherlands
Print_ISBN :
978-1-4673-4645-0
Type :
conf
DOI :
10.1109/ESTC.2012.6542054
Filename :
6542054
Link To Document :
بازگشت