• DocumentCode
    612980
  • Title

    Selection of tests for outlier detection

  • Author

    Bossers, H.C.M. ; Hurink, Johann L. ; Smit, Gerard J. M.

  • Author_Institution
    Dept. of Electr. Eng., Math. & Comput. Sci., Univ. of Twente, Enschede, Netherlands
  • fYear
    2013
  • fDate
    April 29 2013-May 2 2013
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    Integrated circuits are tested thoroughly in order to meet the high demands on quality. As an additional step, outlier detection is used to detect potential unreliable chips such that quality can be improved further. However, it is often unclear to which tests outlier detection should be applied and how the parameters must be set, such that outliers are detected and yield loss remains limited. In this paper we introduce a mathematical framework, that given a set of target devices, can select tests for outlier detection and set the parameters for each outlier detection method. We provide results on real world data and analyze the resulting yield loss and missed targets.
  • Keywords
    integrated circuit testing; integrated circuit testing; mathematical framework; outlier detection method; potential unreliable chip detection; target devices; test selection; yield loss; Complexity theory; Computational modeling; Data models; Reliability; Semiconductor device measurement; Testing; Training;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Test Symposium (VTS), 2013 IEEE 31st
  • Conference_Location
    Berkeley, CA
  • ISSN
    1093-0167
  • Print_ISBN
    978-1-4673-5542-1
  • Type

    conf

  • DOI
    10.1109/VTS.2013.6548885
  • Filename
    6548885