• DocumentCode
    614308
  • Title

    Input offset cancellation trimming technique for operational amplifiers

  • Author

    Mohamed, Ahmed Reda ; Ibrahim, M.F. ; Farag, Fathi

  • Author_Institution
    Electron. & Commun. Dept., Zagazig Univ., Zagazig, Egypt
  • fYear
    2013
  • fDate
    27-30 April 2013
  • Firstpage
    1
  • Lastpage
    5
  • Abstract
    This paper presents a novel input offset cancellation technique dedicated for analog building blocks. This technique provides an injected current to the analog input signal that is a function of the offset. The proposed technique provides a suitable method to the post-package offset cancellation. Unlike, other convention techniques, the proposed technique avoids the potentially stability issue, consumes a low silicon area, low power consumption, and temperature independent. The input offset cancellation circuit is attached to the input stage of the differential input single output (DISO) amplifier to revoke undesired DC, offset voltage (Vos, out), based on trimming current (ITrim). DISO amplifier with input offset cancellation circuit is simulated and comprehend a DC gain of 78 dB, a unity-gain frequency (GBW) of 58 MHz associated with a phase margin of 670. Moreover, the total consumption power is 0.72 mW. The statistical analysis with practical different coefficients provided from foundry demonstrates offset voltage less than 200 μν. The circuit is simulated in IBM 0.13μm CMOS technology with a single power supply 1.5-V.
  • Keywords
    CMOS analogue integrated circuits; VHF amplifiers; circuit stability; integrated circuit packaging; operational amplifiers; statistical analysis; DISO; GBW; IBM CMOS technology; analog building block; analog input signal; current injection; differential input single output amplifier; frequency 58 MHz; gain 78 dB; input offset cancellation circuit; input offset cancellation trimming technique; operational amplifier; post-package offset cancellation; power 0.72 mW; power consumption; size 0.13 mum; stability; statistical analysis; unity-gain frequency; voltage 1.5 V; CMOS integrated circuits; CMOS technology; Differential amplifiers; Gain; MOS devices; Resistors; Transistors; Analog circuit; DISO; Offset cancellation; Post-packging; Trimming current;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Communications and Photonics Conference (SIECPC), 2013 Saudi International
  • Conference_Location
    Fira
  • Print_ISBN
    978-1-4673-6196-5
  • Electronic_ISBN
    978-1-4673-6194-1
  • Type

    conf

  • DOI
    10.1109/SIECPC.2013.6550758
  • Filename
    6550758