• DocumentCode
    6171
  • Title

    AC-Plus Scan Methodology for Small Delay Testing and Characterization

  • Author

    Tsung-Yeh Li ; Shi-Yu Huang ; Hsuan-Jung Hsu ; Chao-Wen Tzeng ; Chih-Tsun Huang ; Jing-Jia Liou ; Hsi-Pin Ma ; Po-Chiun Huang ; Jenn-Chyou Bor ; Ching-Cheng Tien ; Chih-Hu Wang ; Cheng-Wen Wu

  • Author_Institution
    Electr. Eng. Dept., Nat. Tsing Hua Univ., Hsinchu, Taiwan
  • Volume
    21
  • Issue
    2
  • fYear
    2013
  • fDate
    Feb. 2013
  • Firstpage
    329
  • Lastpage
    341
  • Abstract
    Small delay defects escaping traditional delay testing could cause a device to malfunction in the field and thus detecting these defects is often necessary. To address this issue, we propose three test modes in a new methodology called AC-plus scan, in which versatile test clocks can be generated on the chip by embedding an all-digital phase-locked loop (ADPLL) into the circuit under test (CUT). AC-plus scan can be executed on an in-house wireless test platform called HOY system. The first test mode of our AC-plus scan provides a more efficient way to measure the longest path delay associated with each test pattern. Experimental result shows that our method could greatly reduce the test time by 81.8%. The second test mode is designed for volume production test. It could effectively detect small delay defects and provide fast characterization on those defective chips for further processing. This mode could be used to help predict which chips are more likely to fall victim to operational failure in the field. The third test mode is to extract the waveform of each flip-flop´s output in a real chip. This is made possible by taking advantage of the almost unlimited test memory our HOY test platform provides, so that we could easily store a great volume of data and reconstruct the waveform for post-silicon debugging. We have successfully fabricated a Viterbi decoder chip with such an AC-plus scan methodology inside to demonstrate its capability.
  • Keywords
    boundary scan testing; clocks; digital phase locked loops; flip-flops; logic testing; AC-plus scan methodology; ADPLL; CUT; HOY system; HOY test platform; Viterbi decoder chip; all-digital phase-locked loop; circuit under test; defective chips; flip-flop; in-house wireless test platform; longest path delay; post-silicon debugging; small delay defects; small delay testing; volume production test; Circuit faults; Clocks; Delay; Frequency measurement; Logic gates; Semiconductor device measurement; Testing; AC scan; characterization; delay testing; small delay defect;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2012.2187223
  • Filename
    6166352