DocumentCode
618340
Title
FPGA based design and implementation of modified Viterbi decoder for a Wi-Fi receiver
Author
Veshala, Mahender ; Padmaja, Tualsagari ; Ghanta, Karthik
Author_Institution
Dept. of E.C.E, Kakathiya Univ. Coll. of Eng. & Technol., Warangal, India
fYear
2013
fDate
11-12 April 2013
Firstpage
525
Lastpage
529
Abstract
Viterbi Decoders are employed in digital wireless communication systems to decode the convolution codes which are the forward error correcting codes. Although widely-used, the most popular communications decoding algorithm, the Viterbi Algorithm (VA), requires an exponential increase in hardware complexity to achieve greater decode accuracy. When the applications based with wireless technology has been developed tremendously with the world. The constraint length associated with the input bits are large, hence it needs to implement the larger constraint length with lesser hardware and lesser computations for decode the original data. When the decoding process uses the Modified Viterbi Algorithm (MVA) computations 50% reduced and reduction in the hardware utilization, which follows the maximum-likelihood path. It shows plan ahead associated with the modified Viterbi decoder implementation using Xilinx tool in verilog design. An implementation on Field Programmable Gate Arrays (FPGA) provides user flexibility to a programmable solutions and lowering the cost.
Keywords
Viterbi decoding; convolution; digital communication; field programmable gate arrays; hardware description languages; radiocommunication; wireless LAN; FPGA based design; Xilinx tool; communication decoding algorithm; constraint length; convolution codes; decode accuracy; digital wireless communication system; field programmable gate arrays; forward error correcting codes; hardware utilization; maximum likelihood path; modified Viterbi algorithm computation; modified Viterbi decoder; programmable solution; verilog design; wi-fi receiver; wireless technology; Convolution; Convolutional codes; Field programmable gate arrays; Hardware; Maximum likelihood decoding; Viterbi algorithm; Modified Viterbi Algorithm; Viterbi Algorithm; Wi-Fi receiver; computations reduction; constraint length; hardware reduction; maximum-likelihood path; plan ahead; threshold; trellis diagram;
fLanguage
English
Publisher
ieee
Conference_Titel
Information & Communication Technologies (ICT), 2013 IEEE Conference on
Conference_Location
JeJu Island
Print_ISBN
978-1-4673-5759-3
Type
conf
DOI
10.1109/CICT.2013.6558151
Filename
6558151
Link To Document