• DocumentCode
    618561
  • Title

    A speculative arbiter design to enable high-frequency many-VC router in NoCs

  • Author

    Bo Zhao ; Youtao Zhang ; Jun Yang

  • Author_Institution
    Dept. of ECE, Univ. of Pittsburgh, Pittsburgh, PA, USA
  • fYear
    2013
  • fDate
    21-24 April 2013
  • Firstpage
    1
  • Lastpage
    8
  • Abstract
    High-performance network-on-chip routers usually prefer a large number of Virtual Channels (VC) for high throughput. However, the growth in VC count results in increased arbitration complexity and reduced router clock frequency. In this paper, we propose a novel high-frequency many-input arbiter design for many-VC routers. It is based on the speculation on short and thus fast arbitrations in case of high VC occupancy. We further enhance it to reduce arbitration latency and promote speculation opportunity. Simulation results show that using the proposed arbiter, a 16-VC router achieves almost the same performance as an ideal design, showing improvements of around 48% on zero-load latency and 100% on network throughput over a naive 16-VC design.
  • Keywords
    network-on-chip; NoC; arbitration complexity; arbitration latency; high VC occupancy; high frequency many input arbiter design; high frequency many virtual channel router; many VC routers; network on chip routers; network throughput; reduced router clock frequency; speculation opportunity; speculative arbiter design; zero load latency; Clocks; Delays; Organizations; Ports (Computers); Routing; Throughput; Wires;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Networks on Chip (NoCS), 2013 Seventh IEEE/ACM International Symposium on
  • Conference_Location
    Tempe, AZ
  • Print_ISBN
    978-1-4673-6491-1
  • Electronic_ISBN
    978-1-4673-6492-8
  • Type

    conf

  • DOI
    10.1109/NoCS.2013.6558415
  • Filename
    6558415