• DocumentCode
    625704
  • Title

    Design of LUT based RNS reverse converters

  • Author

    Wei Lam Kong ; Vun, Nicholas Chan Hua

  • Author_Institution
    Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore, Singapore
  • fYear
    2013
  • fDate
    3-6 June 2013
  • Firstpage
    119
  • Lastpage
    120
  • Abstract
    This paper presents the strategies to implement Residue Number System reverse converter based on the Look-Up Table (LUT) approach that is applicable for general moduli set. The approach makes use of partitioning to divide the LUT entries into multiple small LUTs in parallel, where their outputs can be further selected to obtain the equivalent binary number. Pipelining architecture is also incorporated to improve the operation speed. These techniques are hence suitable for general moduli set with large moduli value. Implementation results based on FPGA further demonstrate the feasibility and effectiveness of the proposed approach.
  • Keywords
    field programmable gate arrays; pipeline processing; residue number systems; table lookup; FPGA; LUT design; RNS reverse converters; equivalent binary number; general moduli set; look-up table approach; operation speed improvement; pipelining architecture; residue number system; Complexity theory; Consumer electronics; Educational institutions; Field programmable gate arrays; Pipeline processing; Table lookup;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Consumer Electronics (ISCE), 2013 IEEE 17th International Symposium on
  • Conference_Location
    Hsinchu
  • ISSN
    0747-668X
  • Print_ISBN
    978-1-4673-6198-9
  • Type

    conf

  • DOI
    10.1109/ISCE.2013.6570139
  • Filename
    6570139