DocumentCode :
626479
Title :
A current-mode flash ADC for low-power continuous-time sigma delta modulators
Author :
Chang-Joon Park ; Geddada, Hemasundar Mohan ; Karsilayan, Aydin Ilker ; Silva-Martinez, Jose ; Onabajo, Marvin
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX, USA
fYear :
2013
fDate :
19-23 May 2013
Firstpage :
141
Lastpage :
144
Abstract :
A current-mode flash analog-to-digital converter (ADC) with current summing stage was designed and evaluated. The topology is intended for low-power feed-forward continuous-time sigma delta (CTSD) modulators and was fabricated in a commercial 90nm CMOS technology. A 3-bit prototype has an effective number of bits (ENOB) of 2.87 bits at 2GS/s with 12MHz full-range input power. The static DNL and INL errors are both in the range of 0.24 LSB. The ADC achieves an SNDR of 15dB with a 1GHz input signal and an SNDR above 19dB for input signals below 300MHz. A major advantage of this architecture is its voltage scalability as well as the reduced input capacitance. The proposed ADC core dissipates 3.1mW power from a 1.2V supply while operating at 2GHz.
Keywords :
CMOS integrated circuits; low-power electronics; sigma-delta modulation; 3-bit prototype; CMOS technology; DNL errors; INL errors; SNDR; current summing stage; current-mode flash ADC; low-power continuous-time sigma delta modulators; size 90 nm; voltage scalability; CMOS integrated circuits; CMOS technology; Computer architecture; Latches; Modulation; Power demand; Sigma-delta modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
Conference_Location :
Beijing
ISSN :
0271-4302
Print_ISBN :
978-1-4673-5760-9
Type :
conf
DOI :
10.1109/ISCAS.2013.6571802
Filename :
6571802
Link To Document :
بازگشت