• DocumentCode
    626757
  • Title

    Power and area efficient comb-based decimator for Sigma-Delta ADCs with high decimation factors

  • Author

    Molina Salgado, Gerardo ; Jovanovic Dolecek, Gordana ; de la Rosa, Jos M.

  • Author_Institution
    Dept. of Electron., Inst. INAOE, Puebla, Mexico
  • fYear
    2013
  • fDate
    19-23 May 2013
  • Firstpage
    1260
  • Lastpage
    1263
  • Abstract
    This paper introduces a power and area efficient comb-based decimation structure, particularly suited for high values of decimation factors which are a power of two. The proposed topology has two stages, where the first stage is in a non-recursive form and the second one is in a recursive form (CIC filter). Moreover, a slight modification of the proposed decimator structure is presented in order to obtain an improved alias rejection. Simulation results are shown to validate the proposed approach.
  • Keywords
    recursive estimation; sigma-delta modulation; area efficient comb-based decimator; high decimation factors; nonrecursive form; power efficient comb-based decimator; sigma-delta ADC; Digital filters; Estimation; Frequency modulation; Power demand; Sigma-delta modulation; Topology;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (ISCAS), 2013 IEEE International Symposium on
  • Conference_Location
    Beijing
  • ISSN
    0271-4302
  • Print_ISBN
    978-1-4673-5760-9
  • Type

    conf

  • DOI
    10.1109/ISCAS.2013.6572082
  • Filename
    6572082