• DocumentCode
    628444
  • Title

    Total cost effective scallop free Si etching for 2.5D & 3D TSV fabrication technologies in 300mm wafer

  • Author

    Morikawa, Yasuhiro ; Murayama, Takahide ; Sakuishi, Yuu Nakamuta Toshiyuki ; Suzuki, A. ; Suu, Koukou

  • Author_Institution
    Inst. of Semicond. & Electron. Technol., ULVAC Inc., Susono, Japan
  • fYear
    2013
  • fDate
    28-31 May 2013
  • Firstpage
    605
  • Lastpage
    607
  • Abstract
    In recent years, "2.5D silicon interposers" and "Full 3D stacked" technology for high-performance LSI has attracted much attention since this technology can solve interconnection problems using TSV (Through Silicon Via) to electrically connect stacked LSI. 2.5D and 3D Si integration has great advantages over conventional 2D devices such as high packaging density, small wire length, high-speed operation, low power consumption, and high feasibility for parallel processing. But, the radical problem about the TSV production cost is not still solved. In particular, the demand to a new plating bath technology to shorten Cu plating time is expected. On the other hand, TSV isolation liner materials with lower cost for high frequency devices will be necessary in future. “Scallop-free” etching process has developed for TSV fabrication [1]. And, the smooth-sidewall had proved shorten PVD process time [2]. At first, it investigated a cost correlation of taper-shape etching and Cu-ECP (electrochemical plating) in this paper. And then, a polyurea film using a vapor deposition polymerization technology (which is Ulvac\´s FPF/PV large panel technology) tried introduction as isolation liner for next-generation high frequency device. And, it performed the film formation to a TSV pattern.
  • Keywords
    electroplating; etching; integrated circuit packaging; three-dimensional integrated circuits; wafer-scale integration; 2.5D TSV fabrication technology; 2.5D silicon interposers; 2D devices; 3D TSV fabrication technologies; Cu plating time; Si; high frequency devices; high packaging density; high-speed operation; parallel processing; plating bath technology; power consumption; size 300 mm; small wire length; through-silicon-via; total cost effective scallop free etching; Chemical vapor deposition; Etching; Fabrication; Films; Polymers; Silicon; Through-silicon vias;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
  • Conference_Location
    Las Vegas, NV
  • ISSN
    0569-5503
  • Print_ISBN
    978-1-4799-0233-0
  • Type

    conf

  • DOI
    10.1109/ECTC.2013.6575636
  • Filename
    6575636