Title :
Experimental analysis and modeling of self heating effect in dielectric isolated planar and fin devices
Author :
Lee, Sang-Rim ; Wachnik, Richard ; Hyde, P. ; Wagner, Libor ; Johnson, Jamie ; Chou, Alvin ; Kumar, Ajit ; Narasimha, S. ; Standaert, T. ; Greene, Brian ; Yamashita, Takayoshi ; Johnson, Jamie ; Balakrishnan, K. ; Bu, Hongxia ; Springer, S. ; Freeman, G.
Author_Institution :
IBM Semicond. R&D Center, Albany, NY, USA
Abstract :
Field Effect Transistors on SOI offer inherent capacitance and process advantages. The flow of heat generated at the drain junction may be impeded by dielectric isolation but an assessment must also account for conduction of heat through the gate stack and through the device contacts, and its impact on device characteristics should be captured by the scalable model to enable accurate circuit design. A quantitative comparison to 45nm planar SOI shows that while the scaled FinFET on dielectric devices show higher normalized thermal resistance, as expected from device scaling, the characteristic time constant for self heating is still well below the operating frequency of typical logic circuits, hence resulting in negligible self heating effect. For cases where the self heating becomes a factor, e.g., in high-speed I/O circuits, the same design methods can be applied for both planar and FinFET devices on dielectric isolation.
Keywords :
MOSFET; dielectric devices; heat conduction; semiconductor device models; silicon-on-insulator; thermal resistance; FinFET devices; circuit design; device characteristics; device contacts; dielectric isolated planar devices; drain junction; field effect transistors; fin devices; gate stack; heat conduction; high-speed I/O circuits; logic circuits; normalized thermal resistance; planar SOI; scaled FinFET; self-heating effect; size 45 nm; Dielectrics; FinFETs; Fingers; Logic gates; Resistance heating; Thermal resistance;
Conference_Titel :
VLSI Technology (VLSIT), 2013 Symposium on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4673-5226-0