Title :
Analysis of high speed multipliers
Author :
Arunachalam, T. ; Kirubaveni, S.
Author_Institution :
Dept. of Electron. & Commun., SSN Coll. of Eng., Chennai, India
Abstract :
Multipliers are becoming one of the most important basic building blocks in RISC (Reduced Instruction Set Computing), Digital Signal Processor (DSP), graphics accelerators and so on. The speed performance of the multiplier often affects the overall speed performance of a VLSI system. The proposed Dadda tree multiplier (8×8) is used to reduce the computation in the multiplier partial product by the use of skiansky tree adder in the final stage of addition instead of ripple carry adder. In this paper the speed is increased by 33.3% (latency) than the conventional Wallace tree multiplier and 21% than the conventional dadda tree multiplier. This multiplier circuit is stimulated by tanner tool using 350nm technology.
Keywords :
VLSI; adders; digital signal processing chips; multiplying circuits; reduced instruction set computing; DSP; Dadda tree multiplier; RISC; VLSI system; Wallace tree multiplier; digital signal processor; graphics accelerator; high speed multiplier; multiplier partial product; reduced instruction set computing; ripple carry adder; size 350 nm; sklansky tree adder; tanner tool stimulation; Adders; Arrays; Delays; Power demand; Signal processing; Very large scale integration; Dadda tree Multiplier; HighSpeed Multiplier; Parralel Prefix Adder; Sklansky Adder; Wallace tree Multiplier;
Conference_Titel :
Communications and Signal Processing (ICCSP), 2013 International Conference on
Conference_Location :
Melmaruvathur
Print_ISBN :
978-1-4673-4865-2
DOI :
10.1109/iccsp.2013.6577045