DocumentCode :
631376
Title :
Intellectual property protection for FPGA designs with soft physical hash functions: First experimental results
Author :
Kerckhof, Stephanie ; Durvaux, Francois ; Standaert, Francois-Xavier ; Gerard, B.
Author_Institution :
ICTEAM/ELEN/Crypto Group, Univ. Catholique de Louvain, Louvain, Belgium
fYear :
2013
fDate :
2-3 June 2013
Firstpage :
7
Lastpage :
12
Abstract :
The use of Soft Physical Hash (SPH) functions has been recently introduced as a flexible and efficient way to detect Intellectual Property (IP) cores in microelectronic systems. Previous works have mainly investigated software IP to validate this approach. In this paper, we extend it towards the practically important case of FPGA designs. Based on experiments, we put forward that SPH functions-based detection is a promising and low-cost solution for preventing anti-counterfeiting, as it does not require any a-priori modification of the design flow. In particular, we illustrate its performances with stand-alone FPGA designs, re-synthetized FPGA designs, and in the context of parasitic IPs running in parallel.
Keywords :
cryptography; field programmable gate arrays; file organisation; integrated circuit design; logic circuits; logic design; microprocessor chips; SPH functions-based detection; intellectual property core detection; intellectual property protection; microelectronic system; parasitic IP context; soft physical hash function; software IP; stand-alone FPGA design; Context; Feature extraction; Field programmable gate arrays; IP networks; Robustness; Security; Sensitivity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware-Oriented Security and Trust (HOST), 2013 IEEE International Symposium on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4799-0559-1
Type :
conf
DOI :
10.1109/HST.2013.6581557
Filename :
6581557
Link To Document :
بازگشت