DocumentCode :
642636
Title :
Automatic implementation of low-complexity QC-LDPC encoders
Author :
Tzimpragos, Georgios ; Kachris, Christoforos ; Soudris, Dimitrios ; Tomkos, Ioannis
Author_Institution :
School of Electrical and Computer Engineering, National Technical University of Athens, 15780 Zographou Campus, Athens, Greece
fYear :
2013
fDate :
9-11 Sept. 2013
Firstpage :
257
Lastpage :
260
Abstract :
Low Density Parity Check (LDPC) codes are a special class of error correction codes widely used in communication and disk storage systems, due to their Shannon limit approaching performance and their favorable structure. In this paper an Electronic Design Automation tool for the generation of synthesizable VHDL codes, implementing low-complexity Quasi-Cyclic LDPC (QC-LDPC) encoders is presented. The designs generated by the developed tool has been proved to exhibit hardware savings and greater throughput as compared to other published QC-LDPC encoder implementations and are based on a design methodology, where the signals in many cases are hard-wired in the LUTs and the cyclic-shifters and block-memories conventionally used, are eliminated. The presented tool also offers the advantage of providing designers with the ability to study the trade-offs in maximum clock frequency, throughput, resources utilization and power consumption, between architectures with different design parameters, enabling rapid Design Space Exploration.
Keywords :
Clocks; Encoding; Parity check codes; Power demand; Table lookup; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power and Timing Modeling, Optimization and Simulation (PATMOS), 2013 23rd International Workshop on
Conference_Location :
Karlsruhe
Type :
conf
DOI :
10.1109/PATMOS.2013.6662186
Filename :
6662186
Link To Document :
بازگشت