DocumentCode :
642678
Title :
An analog dynamic memory array for neuromorphic hardware
Author :
Hock, Matthias ; Hartel, Andreas ; Schemmel, Johannes ; Meier, Konrad
Author_Institution :
Kirchhoff Inst. for Phys., Ruprecht-Karls-Univ. Heidelberg, Heidelberg, Germany
fYear :
2013
fDate :
8-12 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
We describe an array of capacitor based cells capable of storing analog voltages and currents for highly configurable large-scale neuromorphic hardware. A novel refresh scheme based on content-addressable memory as well as a slow and simple voltage ramp generator is presented. The circuits have been simulated in a 65nm mixed-signal low power process. Key characteristics are an area consumption of 175 μm2 and a power consumption of less than 125nW per stored value. A prototype chip has been designed and submitted for fabrication.
Keywords :
analogue storage; content-addressable storage; mixed analogue-digital integrated circuits; neural chips; ramp generators; analog dynamic memory array; analog voltages; content-addressable memory; highly-configurable large-scale neuromorphic hardware; mixed-signal low-power process; power consumption; size 65 nm; voltage ramp generator; Arrays; Capacitors; Hardware; Logic gates; Programming; Radiation detectors; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design (ECCTD), 2013 European Conference on
Conference_Location :
Dresden
Type :
conf
DOI :
10.1109/ECCTD.2013.6662229
Filename :
6662229
Link To Document :
بازگشت