• DocumentCode
    643364
  • Title

    Performance Analysis of Vertical Strained-SiGe Impact Ionization MOSFET Incorporating Dielectric Pocket (VESIMOS-DP)

  • Author

    Saad, Ismail ; Bin Hamzah, Mohd Zuhir ; Chan Bun Seng ; Mohamad, Khairul Anuar ; Ghosh, Bijoy Kumar ; Bolong, Nurmin ; Ismail, Riyad

  • Author_Institution
    Nano Eng. & Mater. (NEMs) Res. Group, Univ. Malaysia Sabah, Kota Kinabalu, Malaysia
  • fYear
    2013
  • fDate
    24-25 Sept. 2013
  • Firstpage
    375
  • Lastpage
    380
  • Abstract
    The Vertical Strained Silicon Germanium (SiGe) Impact Ionization MOSFET with Dielectric Pocket (VESIMOS-DP) has been successfully developed and analyzed in this paper. The comparison between VESIMOS and VESIMOS-DP was done to show the advantages of incorporating dielectric pocket (DP) to the performance of the device. An improved stability of threshold voltage, VTH was found for VESIMOS-DP device of various DP size ranging from 20nm to 80nm. The stability is due to the reducing charge sharing effects between source and drain region. However, the presence of DP layer has introduced another potential barrier in addition to the delta p+ (dp+) triangular potential barrier. Thus, increased amount of gate voltage needed to overcome those barriers and allows the electrons to flow from source to drain. Moreover, the DP layer has suppressed the parasitic bipolar transistor effect (PBT) with higher breakdown voltage as compared to without DP layer. Hence, the incorporation of DP into VESIMOS has enhanced its performance and presents elevated characteristics for nano-electronics device.
  • Keywords
    Ge-Si alloys; MOSFET; impact ionisation; internal stresses; semiconductor device breakdown; semiconductor materials; SiGe; breakdown voltage; charge sharing effects; delta p+ triangular potential barrier; dielectric pocket; nanoelectronics device; parasitic bipolar transistor effect; performance analysis; threshold voltage; vertical strained-SiGe impact ionization MOSFET; Electric potential; Impact ionization; Logic gates; MOSFET; Mathematical model; Silicon germanium; Threshold voltage; Dielectric Pocket; IMOS; Parasitic Bipolar Effects; VESIMOS; VESIMOS-DP; nano-electronics;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computational Intelligence, Modelling and Simulation (CIMSim), 2013 Fifth International Conference on
  • Conference_Location
    Seoul
  • Print_ISBN
    978-1-4799-2308-3
  • Type

    conf

  • DOI
    10.1109/CIMSim.2013.66
  • Filename
    6663212