DocumentCode
648583
Title
Test data compression strategy while using hybrid-BIST methodology
Author
Karimi, Ebrahim ; Tabandeh, Mahmoud ; Haghbayan, M.H.
Author_Institution
Dept. of Electr. Eng., Sharif Univ. of Technol., Tehran, Iran
fYear
2013
fDate
27-30 Sept. 2013
Firstpage
1
Lastpage
5
Abstract
In this paper a strategy is proposed for compressing the test data while using concurrent hybrid-BIST methodologyfor testing SoCs. In the proposed method, in addition tousing BIST strategy for testing cores with deterministic sequential test patterns in an SoC( Without using scan chains), (ATE) is used for testing cores with deterministic test patterns through Test Access Mechanism (TAM) or functional bus. As will be shown in experimental results, this process compresses hybrid-BIST overall test patterns considerably that affects the overall Test Application Time (TAT) in comparison with pure deterministic, pure pseudo random, and combination of deterministic and pseudo random test patterns.
Keywords
built-in self test; data compression; integrated circuit testing; sequential circuits; system-on-chip; SoC circuits; deterministic sequential test patterns; functional bus; hybrid-BIST methodology; pseudorandom test patterns; test access mechanism; test application time; test data compression strategy;
fLanguage
English
Publisher
ieee
Conference_Titel
Design & Test Symposium, 2013 East-West
Conference_Location
Rostov-on-Don
Print_ISBN
978-1-4799-2095-2
Type
conf
DOI
10.1109/EWDTS.2013.6673168
Filename
6673168
Link To Document