DocumentCode :
648602
Title :
Self compensating low noise low power PLL design
Author :
Melikyan, Vazgen ; Durgaryan, Armen ; Khachatryan, Ararat ; Hayk, Manukyan ; Musaelyan, Eduard
Author_Institution :
Synopsys Armenia CJSC, Yerevan, Armenia
fYear :
2013
fDate :
27-30 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
This paper addresses a new approach for low jitter, low power phase locked loop design. Effects of process-voltage-temperature variation on PLL are studied. A self compensating PLL solution using process-voltage-temperature variation effects compensation method, based on external reference clock signal is presented. The proposed solution shows considerable improvement of frequency stability and power consumption.
Keywords :
clocks; frequency stability; integrated circuit design; low-power electronics; phase locked loops; power consumption; external reference clock signal; frequency stability; low power phase locked loop design; power consumption; process-voltage-temperature variation; self compensating low noise PLL design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium, 2013 East-West
Conference_Location :
Rostov-on-Don
Print_ISBN :
978-1-4799-2095-2
Type :
conf
DOI :
10.1109/EWDTS.2013.6673187
Filename :
6673187
Link To Document :
بازگشت