DocumentCode :
649034
Title :
Designing a low-power wireless sensor node rASIP architecture
Author :
Wagner, Jens ; Buchty, Rainer ; Schubert, Colja ; Berekovic, Mladen
Author_Institution :
Abt. E.I.S, Tech. Univ. Braunschweig, Braunschweig, Germany
fYear :
2013
fDate :
16-18 Oct. 2013
Firstpage :
106
Lastpage :
111
Abstract :
Wireless sensor nodes are an emerging key technology of the 21st century. Increasing demands towards node capabilities such as video streaming and secure transmission are a great challenge with respect to providing required high performance while maintaining low power consumption. Within the SMART project funded by ARTEMIS-JU, a novel architecture for such high-performance sensor nodes was developed. Key feature of this node is a dedicated processing unit, called rASIP, providing required flexibility and high performance at low energy requirements. In this paper we introduce the rASIP architecture, outline its requirements-driven development process, and present the resulting architecture. Using different fabrication processes enables further fine-tuning towards specific node requirements, which we illustrate by performance numbers for standard ASIC processes and a dedicated low-leakage process.
Keywords :
application specific integrated circuits; low-power electronics; video streaming; wireless sensor networks; ARTEMIS-JU; SMART project; fine-tuning; low power consumption; low-power wireless sensor node; processing unit; rASIP architecture; specific node requirements; standard ASIC process; video streaming; Sensor Node; Silicon/Germanium (SiGe) process; Wireless; low-leakage; rASIP;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems (SiPS), 2013 IEEE Workshop on
Conference_Location :
Taipei City
ISSN :
2162-3562
Type :
conf
DOI :
10.1109/SiPS.2013.6674489
Filename :
6674489
Link To Document :
بازگشت