DocumentCode :
650121
Title :
Substrate effect on UTBB SOI nMOSFET
Author :
Itocazu, Vitor T. ; Sonnenberg, Victor ; Simoen, Eddy ; Claeys, Cor ; Martino, Joao Antonio
Author_Institution :
LSI, Univ. of Sao Paulo, Sao Paulo, Brazil
fYear :
2013
fDate :
2-6 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents an analysis of the substrate influence on Ultra Thin Body and Box (UTBB) SOI nMOSFETs with and without Ground Plane (GP) implantation comparing experimental results, simulations and a simple analytical model. A good agreement is observed between experimental and simulation results at all back gate bias (VGB) conditions. However, the simple analytical model for the potential drop at the SOI substrate is only valid for the back interface depleted condition and when it reaches inversion (or accumulation) the model did not fit the experimental results anymore. The simple model can be used within the validity range to study UTBB SOI MOSFET like scalability of front and back oxide thickness for example.
Keywords :
MOSFET; silicon-on-insulator; substrates; SOI nMOSFET; UTBB; back gate bias; ground plane; substrate effect; ultra thin body and box; Ground Plane; SOI; Threshold voltage; Ultra Thin Body and Buried Oxide; simulation; substrate effect;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics Technology and Devices (SBMicro), 2013 Symposium on
Conference_Location :
Curitiba
Print_ISBN :
978-1-4799-0516-4
Type :
conf
DOI :
10.1109/SBMicro.2013.6676153
Filename :
6676153
Link To Document :
بازگشت