• DocumentCode
    654958
  • Title

    [2010] VIX: A Router Architecture for Priority-Aware Networks-on-Chip

  • Author

    Kogo, Takuma ; Yamasaki, Nobuyuki

  • Author_Institution
    Grad. Sch. of Sci. & Technol., Keio Univ., Yokohama, Japan
  • fYear
    2010
  • fDate
    17-19 Jan. 2010
  • Firstpage
    11
  • Lastpage
    18
  • Abstract
    In future many-core chip multiprocessors (CMPs) and systems-on-chips (SoCs) architectures, networks-on-chip (NoC) will be one of the most critical components. In CMPs and SoCs, multiple applications will be executed concurrently and they interfere each other. Thus, packet conflicts will be caused in the NoC. Priority control is required in such environments, because each application has different bandwidth requirements and causes different traffic patterns of the packets. Unfortunately priority control degrades network performance and significantly increases the area of a priority-aware on-chip router.This paper proposes a router architecture for priority-aware NoCs in order to mitigate the performance and area overheads due to the priority control. We implement the proposed router architecture using a 90nm process technology. The synthesis result shows no critical path overhead and drastic reduction of the router area. The simulation result on a 8-ary 2-mesh network shows that the average latency of higher priority packets is reduced at the near saturation point.
  • Keywords
    integrated circuit reliability; microprocessor chips; network routing; network-on-chip; 8-ary 2-mesh network; CMP; SoC architectures; VIX; bandwidth requirements; many-core chip multiprocessors; network performance; packet conflicts; priority control; priority packets; priority-aware NoC; priority-aware networks-on-chip; priority-aware on-chip router; process technology; router architecture; size 90 nm; systems-on-chips; traffic patterns; Bandwidth; Degradation; Pipelines; Ports (Computers); Quality of service; Resource management; System-on-chip; Network-on-Chip; QoS; priority control; router architecture;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Innovative Architecture for Future Generation High Performance (IWIA), 2010 International Workshop on
  • Conference_Location
    Kona, HI
  • ISSN
    1527-1366
  • Type

    conf

  • DOI
    10.1109/IWIA.2010.15
  • Filename
    6685622