• DocumentCode
    654963
  • Title

    [2010] Energy Efficiency Using Loop Buffer based Instruction Memory Organizations

  • Author

    Artes, Antonio ; Duarte, Franklyn ; Ashouei, M. ; Huisken, J. ; Ayala, Jose ; Atienza, David ; Catthoor, Francky

  • Author_Institution
    Holst Centre, imec, Eindhoven, Netherlands
  • fYear
    2010
  • fDate
    17-19 Jan. 2010
  • Firstpage
    59
  • Lastpage
    67
  • Abstract
    Energy consumption in embedded systems is strongly dominated by instruction memory organizations. Based on this, any architectural enhancement introduced in this component will produce a significant reduction of the total energy bud-get of the system. Loop buffering is an effective scheme to reduce the energy consumption of the instruction memory organization.In this paper, a novel classification of architectural enhancements based on the use of loop buffer concept is presented. Using this classification, an energy design space exploration is performed to show the impact in the energy consumption on different application scenarios. From gate-level simulations, the energy analysis demonstrates that the instruction level parallelism of the system brings not only improvements in performance, but also improvements in the energy consumption of the system.The increase in instruction level parallelism makes easy the adaptation of the sizes of the loop buffers to the sizes of the loops that form the application, because gives more freedom to combine the execution of the loops that form the application.
  • Keywords
    buffer storage; embedded systems; memory architecture; parallel processing; power aware computing; program control structures; energy analysis; energy consumption reduction; energy design space exploration; energy efficiency; gate-level simulations; instruction level parallelism; loop buffer-based instruction memory organizations; performance improvement; total energy budget reduction; Benchmark testing; Energy consumption; Memory management; Organizations; Parallel processing; Program processors; Registers; embedded processor; instruction memory; loop buffer;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Innovative Architecture for Future Generation High Performance (IWIA), 2010 International Workshop on
  • Conference_Location
    Kona, HI
  • ISSN
    1527-1366
  • Type

    conf

  • DOI
    10.1109/IWIA.2010.10
  • Filename
    6685627