Title :
Implementation of a fast and low power 3SS algorithm for H.264 video coding
Author :
Dhahri, Slim ; Zitouni, Abdelkader ; Tourki, Rached
Author_Institution :
Electron. & Micro-Electron. Lab, Fac. of Sci. of Monastir, Monastir, Tunisia
Abstract :
The motion estimation is considered one of the most effective techniques to significantly reduce the throughput required by a video codec. This step is the most expensive in computation time for the H264 standard. In this paper, we present an efficient VLSI architecture design using Three Steep Search (TSS) algorithms. In this design, we employ nine parallel processing element with are controlled by a state machine. However, the implementation of State machine makes the design very simple and cost effective. Our architecture has been simulated and synthesized using a VHDL language and ISE 9.1 tools respectively. Experiments show that the design can operate at frequencies up to 75 MHz and low power consumption.
Keywords :
VLSI; hardware description languages; motion estimation; search problems; video codecs; video coding; 3SS algorithm; H.264 video coding; ISE 9.1 tools; TSS algorithms; VHDL language; VLSI architecture design; motion estimation; parallel processing element; state machine; three steep search algorithms; throughput reduction; video codec; Algorithm design and analysis; Clocks; Computer architecture; Logic gates; Motion estimation; Vectors; Video coding; H264; fast motion estimation; low power; three step search;
Conference_Titel :
Control, Decision and Information Technologies (CoDIT), 2013 International Conference on
Conference_Location :
Hammamet
Print_ISBN :
978-1-4673-5547-6
DOI :
10.1109/CoDIT.2013.6689553