• DocumentCode
    658915
  • Title

    A low power 1.2Gbps sync-less integrating PWM receiver

  • Author

    Jain, Abhishek ; Mandal, Sajal Kumar ; Nandy, Turja ; Uppal, Vivek

  • Author_Institution
    STMicroelectron., Greater Noida, India
  • fYear
    2013
  • fDate
    11-13 Nov. 2013
  • Firstpage
    229
  • Lastpage
    232
  • Abstract
    A PWM receiver, without using a PLL or DLL, is proposed in this paper. This receiver does not need any synchronization (sync) bit sequence for locking on to the incoming data rate. No requirement of sync bits increases not only link throughput, but also reduces overall link power by allowing quick burst-sleep-burst transitions. A PWM bit symbol is decoded by time-to-voltage conversions of PWM major and minor durations followed by a comparison between them. Three such decoders are used in a time interleaved fashion to extract three consecutive PWM bits to achieve 1.2Gbps bit rate. Jitter tolerance measurement shows a high frequency jitter tolerance of 0.45UI at 1.2Gbps. This PWM receiver is fabricated in 40nm bulk CMOS process. It consumes 5.5mW and occupies an area of 0.0389mm2.
  • Keywords
    decoding; interleaved codes; jitter; low-power electronics; radio receivers; CMOS process; PWM bit symbol; high frequency jitter tolerance; jitter tolerance measurement; low power syncless integrating PWM receiver; overall link power; power 5.5 mW; quick burst sleep burst transitions; size 40 nm; time interleaved fashion; time to voltage conversions; Capacitors; Decoding; Jitter; Phase locked loops; Pulse width modulation; Receivers; Synchronization;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference (A-SSCC), 2013 IEEE Asian
  • Conference_Location
    Singapore
  • Print_ISBN
    978-1-4799-0277-4
  • Type

    conf

  • DOI
    10.1109/ASSCC.2013.6691024
  • Filename
    6691024