Title :
A VLSI design of an arrayed pipelined Tomlinson-Harashima precoder for MU-MIMO systems
Author :
Shimazaki, Kazunori ; Yoshizawa, Shingo ; Hatakawa, Yasuyuki ; Matsumoto, Tad ; Konishi, Satoshi ; Miyanaga, Yoshikazu
Author_Institution :
Grad. Sch. of Inf. Sci. & Technol., Hokkaido Univ., Sapporo, Japan
fDate :
Oct. 29 2013-Nov. 1 2013
Abstract :
This paper presents a VLSI design of a Tomlinson-Harashima (TH) precoder for multi-user MIMO (MU-MIMO) systems. The TH precoder consists of LQ decomposition (LQD), interference cancellation (IC), and weight coefficient multiplication (WCM) units. The LQ decomposition unit is based on an application specific instruction-set processor (ASIP) architecture with floating-point arithmetic for high accuracy operations. As for the IC and WCM units with fixed-point arithmetic, the proposed architecture keeps calculation accuracy and gives shorter pipeline latency and smaller circuit size by employing an arrayed structure. The implementation result shows that the proposed architecture reduces circuit area and power consumption by 11% and 15%, respectively.
Keywords :
MIMO communication; VLSI; application specific integrated circuits; fixed point arithmetic; floating point arithmetic; interference suppression; logic design; microprocessor chips; precoding; ASIP architecture; LQ decomposition; MU-MIMO systems; TH precoder; VLSI design; application specific instruction-set processor; arrayed pipelined Tomlinson-Harashima precoder; arrayed structure; circuit area; circuit size; fixed-point arithmetic; floating-point arithmetic; interference cancellation; multiuser MIMO systems; pipeline latency; power consumption; weight coefficient multiplication units; Accuracy; Computer architecture; Integrated circuits; Interference cancellation; MIMO; Matrix decomposition; Pipelines;
Conference_Titel :
Signal and Information Processing Association Annual Summit and Conference (APSIPA), 2013 Asia-Pacific
Conference_Location :
Kaohsiung
DOI :
10.1109/APSIPA.2013.6694149