DocumentCode
66764
Title
Design Optimization and Analysis of Multicontext STT-MTJ/CMOS Logic Circuits
Author
Erya Deng ; Wang Kang ; Yue Zhang ; Klein, Jacques-Olivier ; Chappert, Claude ; Weisheng Zhao
Author_Institution
Inst. d´Electron. Fondamentale, Univ. Paris Sud, Orsay, France
Volume
14
Issue
1
fYear
2015
fDate
Jan. 2015
Firstpage
169
Lastpage
177
Abstract
High power issues have become the main drawbacks of CMOS logic circuits as technology node shrinks below 45 nm. Emerging spintronics nanodevices-based hybrid logic-in-memory architecture has recently been investigated to overcome these issues. Among them, spin-transfer-torque-based magnetic tunnel junction (STT-MTJ) nanopillar is one of the most promising spintronics nanodevices thanks to its nonvolatility, fast access speed, and 3-D integration with CMOS technology. However, hybrid STTMTJ/CMOS logic faces severe reliability issues in ultradeep submicron technology nodes (e.g., 28 nm) due to the increasing process variations and reduced supply voltage. This paper presents architecture designs and comparative study of multicontext hybrid STT-MTJ/CMOS logic structures with a particular focus on reliability investigation. Their merits and shortcomings are demonstrated depending on the addressed applications. Finally, some design considerations and strategies are also presented to further optimize their reliability performance. Transient and Monte Carlo statistical analyses are performed by using an industrial CMOS 28-nm design kit and a physics-based STT-MTJ nanopillar compact model to exhibit their functionalities and effectiveness.
Keywords
CMOS logic circuits; Monte Carlo methods; circuit optimisation; integrated circuit design; integrated circuit reliability; magnetic tunnelling; magnetoelectronics; nanoelectronics; transient analysis; 3D CMOS integration technology; Monte Carlo statistical analysis; hybrid logic-in-memory architecture; logic circuit design optimization; multicontext STT-MTJ-CMOS logic circuits; reliability; size 28 nm; spin-transfer-torque-based magnetic tunnel junction nanopillar; transient analysis; ultradeep submicron technology nodes; CMOS integrated circuits; Integrated circuit reliability; Magnetic tunneling; Semiconductor device modeling; Sensors; Transistors; 3-D integration; Hybrid STT-MTJ/CMOS logic; MTJ nanopillar; hybrid STT-MTJ/CMOS logic; multi-context; non-volatility;
fLanguage
English
Journal_Title
Nanotechnology, IEEE Transactions on
Publisher
ieee
ISSN
1536-125X
Type
jour
DOI
10.1109/TNANO.2014.2375205
Filename
6971206
Link To Document