DocumentCode
676330
Title
Discrete event system specification, synthesis, and optimization of low-power FPGA-based embedded systems
Author
Plier, Tim ; Schwartz, David ; Lysecky, Roman ; Chungman Seo ; Zeigler, Bernard P.
Author_Institution
Univ. of Arizona, Tucson, AZ, USA
fYear
2013
fDate
9-11 Dec. 2013
Firstpage
98
Lastpage
105
Abstract
Discrete event system specification (DEVS) has been widely used within modeling and simulation to design, verify, and implement complex reactive systems. DEVS provides a robust formalism for designing systems using event-driven, state-based models in which timing information is explicitly defined. In this paper, we present an overview of a DEVS-based hardware design, synthesis, and optimization methodology. Within this approach, hardware DEVS (HDEVS) specifications can be synthesized to hardware, during which the event-driven model and explicit timing allow for an efficient hardware realization using globally asynchronous, locally synchronous design approach. Additionally, we present an optimization method for reducing power consumption through optimal frequency mapping and clock gating of individual components while ensuring system latency constraints are achieved. We further demonstrate the resulting power consumption savings for activity-driven forest fire and asthma health management applications targeting two low-power FPGA devices.
Keywords
discrete event systems; embedded systems; field programmable gate arrays; formal specification; high level synthesis; optimisation; power consumption; HDEVS specification; activity-driven forest fire; asthma health management applications; clock gating; complex reactive systems; discrete event system optimization; discrete event system specification; discrete event system synthesis; event-driven model; globally asynchronous design; hardware DEVS specification; hardware realization; locally synchronous design; low-power FPGA devices; low-power FPGA-based embedded systems; optimal frequency mapping; optimization method; power consumption savings; robust formalism; state-based model; system latency constraints; timing information; Analytical models; Atomic clocks; Computational modeling; Hardware; Optimization; Real-time systems; discrete event system specification (DEVS); high-level synthesis; modeling and simulation; power optimization;
fLanguage
English
Publisher
ieee
Conference_Titel
Field-Programmable Technology (FPT), 2013 International Conference on
Conference_Location
Kyoto
Print_ISBN
978-1-4799-2199-7
Type
conf
DOI
10.1109/FPT.2013.6718337
Filename
6718337
Link To Document