DocumentCode
679759
Title
AER spike-processing filter simulator: Implementation of an AER simulator based on cellular automata
Author
Rivas-Perez, Manuel ; Linares-Barranco, Alejandro ; Jimenez-Fernandez, A. ; Civit, A. ; Jimenez, G.
Author_Institution
Robotic & Technol. of Comput. Lab., Univ. of Seville, Seville, Spain
fYear
2011
fDate
18-21 July 2011
Firstpage
1
Lastpage
6
Abstract
Spike-based systems are neuro-inspired circuits implementations traditionally used for sensory systems or sensor signal processing. Address-Event-Representation (AER) is a neuromorphic communication protocol for transferring asynchronous events between VLSI spike-based chips. These neuro-inspired implementations allow developing complex, multilayer, multichip neuromorphic systems and have been used to design sensor chips, such as retinas and cochlea, processing chips, e.g. filters, and learning chips. Furthermore, Cellular Automata (CA) is a bio-inspired processing model for problem solving. This approach divides the processing synchronous cells which change their states at the same time in order to get the solution. This paper presents a software simulator able to gather several spike-based elements into the same workspace in order to test a CA architecture based on AER before a hardware implementation. Furthermore this simulator produces VHDL for testing the AER-CA into the FPGA of the USB-AER AER-tool.
Keywords
cellular automata; field programmable gate arrays; hardware description languages; neural chips; AER spike-processing filter simulator; AER-CA testing; CA; FPGA; VHDL; VLSI spike-based chips; Verilog hardware description language; address-event-representation; asynchronous events; bio-inspired processing model; cellular automata; field programmable gate array; multichip neuromorphic systems; neuro-inspired circuits; neuromorphic communication protocol; processing chips; sensor chips design; sensor signal processing; sensory systems; software simulator; spike-based elements; spike-based systems; synchronous cells processing; very large scale integrated circuits; Convolution; Field programmable gate arrays; Hardware; Kernel; Neurons; Program processors; Visualization; Address-event-representation; Cellular automata; Fpga; Image filtering; Neuro-inspired; Spiking neurons; Usb-aer; Vhdl;
fLanguage
English
Publisher
ieee
Conference_Titel
Signal Processing and Multimedia Applications (SIGMAP), 2011 Proceedings of the International Conference on
Conference_Location
Seville
Type
conf
Filename
6731277
Link To Document