• DocumentCode
    685691
  • Title

    ASIC implementation of pipelined ALU

  • Author

    Dave, Omkar ; Yadav, Dharmendra Singh ; Kothari, Jay ; Jayakrishnan, P.

  • Author_Institution
    VLSI Dept., VIT Univ., Vellore, India
  • fYear
    2013
  • fDate
    12-14 Dec. 2013
  • Firstpage
    191
  • Lastpage
    194
  • Abstract
    This paper presents a design of 4-bit pipeline arithmetic logic unit (ALU). The novelty of the pipelined ALU is it gives high performance through the pipelining concept compare to non-pipeline ALU. Pipelining is a technique where multiple instruction executions are overlapped. The pipeline modules are independent of each other. All the modules in the ALU design are realized using verilog HDL. Design functionalities are validated through simulation and compilation. Test vectors are created to verify the outputs as opposed to the calculated results. Design simulation is done with ModelSim simulator and RTL synthesis is done with RTL Compiler tool. Physical design of this architecture is done with encounter cadence tool in 180nm technology.
  • Keywords
    application specific integrated circuits; hardware description languages; pipeline arithmetic; ASIC; Cadence tool; ModelSim simulator; RTL compiler tool; RTL synthesis; Verilog HDL; design simulation; multiple instruction executions; nonpipeline ALU; pipeline arithmetic logic unit design; pipeline modules; pipelined ALU design; pipelining technique; size 180 nm; word length 4 bit; Clocks; Computer architecture; Computers; Generators; Hardware design languages; Multiplexing; Pipeline processing; Instruction memory; data memory; operand generator; pipelined ALU;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Green Computing, Communication and Conservation of Energy (ICGCE), 2013 International Conference on
  • Conference_Location
    Chennai
  • Type

    conf

  • DOI
    10.1109/ICGCE.2013.6823426
  • Filename
    6823426