DocumentCode :
6948
Title :
Metrology and Inspection Requirements for Successful Stacking of Integrated Circuits
Author :
Halder, Sebastian ; Miller, Alice ; Van Puymbroeck, Jan ; Nieuborg, Nancy ; Beyne, Eric
Author_Institution :
Dept. of Lithography, IMEC, Heverlee, Belgium
Volume :
27
Issue :
3
fYear :
2014
fDate :
Aug. 2014
Firstpage :
370
Lastpage :
376
Abstract :
New challenges for wafer metrology solutions have evolved with 3-D integrated circuit (3-D IC) manufacturing technology. The latter allows stacking single chips, electrically connecting them in the vertical direction, and forming a chip structure with significant advantages over traditional chips. However, before 3-D stacking of ICs comes to the mainstream production, numerous metrology issues need to be addressed. The purpose of this paper is to elucidate some of these challenges and also show how some of them can be surmounted. In this paper we discuss the critical in-line metrology needs for successfully stacking ICs.
Keywords :
integrated circuit manufacture; integrated circuit measurement; three-dimensional integrated circuits; 3D IC manufacturing technology; 3D integrated circuit manufacturing technology; 3D integrated circuit stacking; inspection requirement; wafer metrology solution; Bonding; Inspection; Metrology; Pollution measurement; Stacking; Through-silicon vias; 3-D stacked ICs; inspection; metrology;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2014.2337754
Filename :
6869040
Link To Document :
بازگشت