DocumentCode :
698250
Title :
A programmable accelerator for next generation wireless communications
Author :
Mohammed, Karim ; Daneshrad, Babak
Author_Institution :
Henri Samuelli Sch. of Eng. & Appl. Sci., UCLA, Los Angeles, CA, USA
fYear :
2009
fDate :
24-28 Aug. 2009
Firstpage :
1294
Lastpage :
1298
Abstract :
We present a MIMO decoder accelerator architecture that offers versatility and re-programmability while maintaining a very high performance-cost metric. The accelerator is meant to address the MIMO decoding bottlenecks associated with the convergence of multiple high speed wireless standards onto a single device. It is scalable in the number of antennas, bandwidth, modulation format, and most importantly, present and emerging decoder algorithms. It features a Harvard-like architecture with complex vector operands and a deeply pipelined fixed-point complex arithmetic processing unit. Memory allows efficient access to operands in matrix form, while a custom state machine enhances performance in light of OFDM. The accelerator shows an advantage of up to 3 orders of magnitude in power-delay product for typical MIMO decoding operations relative to a general purpose DSP.
Keywords :
MIMO communication; OFDM modulation; decoding; fixed point arithmetic; Harvard-like architecture; MIMO decoder accelerator architecture; MIMO decoding; OFDM; complex vector operands; fixed-point complex arithmetic processing unit; high speed wireless standard; next generation wireless communications; power-delay product; programmable accelerator; Decoding; Digital signal processing; MIMO; Multiplexing; Program processors; Sorting; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2009 17th European
Conference_Location :
Glasgow
Print_ISBN :
978-161-7388-76-7
Type :
conf
Filename :
7077825
Link To Document :
بازگشت