Title :
A scan shifting method based on clock gating of multiple groups for low power scan testing
Author :
Sungyoul Seo ; Yong Lee ; Joohwan Lee ; Sungho Kang
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
From the advent of very large scale integration (VLSI) design, a larger power consumption of a scan-based testing has been one of the most serious problems. The large number of scan cells lead to excessive switching activities during the scan shifting operations. In this paper, we present a new scan shifting method based on clock gating of multiple groups by reducing toggle rate of the internal combinational logic. This method prevents cumulative transitions caused by shifting operations of the scan cells. In addition, the existing compression schemes can be compatible with the proposed method without modification of decompression architecture. Experimental results on ITC´99 benchmark circuits and industrial circuits show that this shifting method reduces the scan shifting power in all cases. In spite of outperformed power, a burden of the extra logic is not necessary to be contemplated.
Keywords :
boundary scan testing; combinational circuits; design for testability; logic testing; ITC´99 benchmark circuit; clock gating; compression scheme; industrial circuit; internal combinational logic; low power scan testing; scan shifting method; scan shifting power; toggle rate; Automatic test pattern generation; Clocks; Logic gates; Power demand; Switches; Very large scale integration; Scan-based testing; design-for-testability (DFT); low power scan testing; shifting power reduction;
Conference_Titel :
Quality Electronic Design (ISQED), 2015 16th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-7580-8
DOI :
10.1109/ISQED.2015.7085417