DocumentCode
703940
Title
Hardware Trojan detection by delay and electromagnetic measurements
Author
Ngo, X.-T. ; Exurville, I. ; Bhasin, S. ; Danger, J.-L. ; Guilley, S. ; Najm, Z. ; Rigaud, J.-B. ; Robisson, B.
Author_Institution
TELECOM ParisTech Paris, Paris, France
fYear
2015
fDate
9-13 March 2015
Firstpage
782
Lastpage
787
Abstract
Hardware Trojans (HT) inserted in integrated circuits have received special attention of researchers. In this paper, we present firstly a novel HT detection technique based on path delays measurements. A delay model, which considers intra-die process variations, is established for a net. Secondly, we show how to detect HT using ElectroMagnetic (EM) measurements. We study the HT detection probability according to its size taking into account the inter-die process variations with a set of FPGA. The results show, for instance, that there is a probability greater than 95% with a false negative rate of 5% to detect a HT larger than 1.7% of the original circuit.
Keywords
delays; field programmable gate arrays; integrated circuit design; invasive software; FPGA; delay measurement; delay model; electromagnetic measurement; hardware Trojan detection; integrated circuits; path delays measurement; Clocks; Delays; Field programmable gate arrays; Noise; Registers; Trojan horses;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
Conference_Location
Grenoble
Print_ISBN
978-3-9815-3704-8
Type
conf
Filename
7092492
Link To Document