• DocumentCode
    704010
  • Title

    Layout-aware sizing of analog ICs using floorplan & routing estimates for parasitic extraction

  • Author

    Lourenco, Nuno ; Martins, Ricardo ; Horta, Nuno

  • Author_Institution
    Inst. de Telecomun., Inst. Super. Tecnico - ULisbon, Lisbon, Portugal
  • fYear
    2015
  • fDate
    9-13 March 2015
  • Firstpage
    1156
  • Lastpage
    1161
  • Abstract
    The design of analog integrated circuits (ICs) is characterized by time-consuming and non-systematic iterations between electrical and physical design steps in order to achieve successful post-layout designs. This paper presents an innovative methodology for automatic optimization-based sizing of analog ICs that takes into consideration complete layout-related data for both circuit´s geometric requirements, which are obtained from the real-time in-loop floorplan packing, and circuits´ electrical performance that is evaluated using circuit simulator and considering accurate layout parasitic estimates. In order to boost the parasitic extraction efficiency, the need for expensive detailed layout generation, as found in previous state-of-the-art layout-aware sizing approaches, is here circumvented. However, the interconnect parasitic capacitances that are major contributors to performance degradation and on-die signal integrity problems, must be accurately accounted for. Therefore, an empirical-based parasitic extraction is performed on an early-stage layout obtained from the floorplan, computing the optimal electromigration-aware wiring topology and shortest rectilinear paths in-loop, without the need for detailed routing. Finally, the methodology is demonstrated for the UMC 130nm design process using well-known analog building blocks proving the generality, accuracy and fast execution of the proposed approach.
  • Keywords
    analogue integrated circuits; circuit optimisation; integrated circuit interconnections; integrated circuit layout; network routing; UMC design process; analog integrated circuit; automatic optimization based sizing; circuit electrical performance; circuit simulator; floorplan estimation; layout aware sizing; layout parasitic estimation; optimal electromigration aware wiring topology; parasitic extraction; real-time in-loop floorplan packing; routing estimation; size 130 nm; Capacitance; Couplings; Generators; Layout; Mathematical model; Optimization; Routing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
  • Conference_Location
    Grenoble
  • Print_ISBN
    978-3-9815-3704-8
  • Type

    conf

  • Filename
    7092562