DocumentCode
704076
Title
A deblocking filter hardware architecture for the high efficiency video coding standard
Author
Diniz, Claudio Machado ; Shafique, Muhammad ; Dalcin, Felipe Vogel ; Bampi, Sergio ; Henkel, Jorg
Author_Institution
Inf. Inst., Fed. Univ. of Rio Grande do Sul (UFRGS), Porto Alegre, Brazil
fYear
2015
fDate
9-13 March 2015
Firstpage
1509
Lastpage
1514
Abstract
The new deblocking filter (DF) tool of the next generation High Efficiency Video Coding (HEVC) standard is one of the most time consuming algorithms in video decoding. In order to achieve real-time performance at low-power consumption, we developed a hardware accelerator for this filter. This paper proposes a high throughput hardware architecture for HEVC deblocking filter employing hardware reuse to accelerate filtering decision units with a low area cost. Our architecture achieves either higher or equivalent throughput (4096×2048 @ 60 fps) with 5X-6X lower area compared to state-of-the-art deblocking filter architectures.
Keywords
decoding; filtering theory; video coding; HEVC deblocking filter; deblocking filter tool; hardware accelerator; hardware reuse; next generation HEVC standard; next generation high efficiency video coding standard; video decoding; Clocks; Computer architecture; Decoding; Encoding; Field programmable gate arrays; Filtering; Hardware; Deblocking Filter; HEVC coding; Hardware Architecture;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
Conference_Location
Grenoble
Print_ISBN
978-3-9815-3704-8
Type
conf
Filename
7092628
Link To Document