DocumentCode
70410
Title
A Programmable 0.7–2.7 GHz Direct
Receiver in 40 nm CMOS
Author
Englund, Mikko ; Ostman, Kim B. ; Viitala, Olli ; Kaltiokallio, Mikko ; Stadius, Kari ; Koli, Kimmo ; Ryynanen, Jussi
Author_Institution
Dept. of Micro & Nanosci., Aalto Univ., Espoo, Finland
Volume
50
Issue
3
fYear
2015
fDate
Mar-15
Firstpage
644
Lastpage
655
Abstract
This paper presents a wideband direct ΔΣ receiver for the 0.7-2.7 GHz frequency range. The architecture embeds a wideband direct-conversion RF front-end into a continuous-time feedback ΔΣ modulator, which initiates the analog-to-digital conversion of the selected channel already at the RF nodes. A feedback-type architecture enables simultaneous filtering of nearby interfering signals. The inductorless 40 nm CMOS receiver supports programmable ΔΣ modulator coefficients and RF channel bandwidths up to 20 MHz. The receiver consumes 90 mW from a 1.1 V supply, and it provides a peak SNDR of 46 dB, NF of 5.9-8.8 dB, and an IIP3 of -2 dBm.
Keywords
CMOS integrated circuits; UHF integrated circuits; circuit feedback; delta-sigma modulation; RF nodes; analog-to-digital conversion; continuous-time feedback ΔΣ modulator; feedback-type architecture; frequency 0.7 GHz to 2.7 GHz; inductorless CMOS receiver; noise figure 5.9 dB to 8.8 dB; power 90 mW; programmable direct ΔΣ receiver; size 40 nm; voltage 1.1 V; wideband direct-conversion RF front-end; Baseband; Gain; Noise; Quantization (signal); Radio frequency; Receivers; Wideband; Blocker filtering; N-path filtering; RF sampling; continuous-time; delta-sigma modulation; direct conversion receivers; direct delta-sigma receiver; frequency-translating; noise shaping; wideband;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.2015.2397193
Filename
7044615
Link To Document