DocumentCode
710389
Title
Reusable and flexible verification methodology from architecture to RTL design
Author
Wen-Ping Lee ; Cheng-Yeh Wang
Author_Institution
Design Technol. Div., Mediatek lnc., Hsinchu, Taiwan
fYear
2015
fDate
27-29 April 2015
Firstpage
1
Lastpage
4
Abstract
This work presents our verification methodology from architecture to RTL design. There are three major benefits of the proposed verification methodology. First, this methodology enables the verification task to start at architecture design stage even without the implementation details. Second, the verification framework is well-organized and suitable for fully automation. Hence, human-introduced errors can be eliminated and the verification environment can be brought up efficiently. Thus verification engineers can focus on developing scenario to verify the RTL design. The most important one is that this methodology defines a framework for verifying designs at different design stages. In addition, flexibility is also kept for successive refinement of testbench when design state move from architecture to RTL stage. High reusability saves many manual efforts from developing and maintaining different verification environments for different design state. High flexibility makes the verification environment to be easily extended for different design stages.
Keywords
integrated circuit design; program verification; RTL design; flexible verification methodology; reusable verification methodology; verification environment; verification task; Automation; Controllability; Convergence; Manuals; Pipelines; Time-domain analysis; Time-varying systems;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, Automation and Test (VLSI-DAT), 2015 International Symposium on
Conference_Location
Hsinchu
Type
conf
DOI
10.1109/VLSI-DAT.2015.7114550
Filename
7114550
Link To Document