DocumentCode :
711075
Title :
D8. Low power pseudo CMOS memory cell for matrix ROM applications
Author :
Shehata, Mohammed A. ; Farag, Fathi A. ; Ibrahim, Mohamed F.
Author_Institution :
Electron. & Commun. Eng. Dept., Zagazig Univ., Zagazig, Egypt
fYear :
2015
fDate :
24-26 March 2015
Firstpage :
380
Lastpage :
387
Abstract :
In this paper, a low power pseudo CMOS inverter for matrix ROM realization is presented. The proposed circuit consists of grounded gate pulled up pMOST and a conventional CMOS inverter in cascaded. Thus, the proposed cell is suitable for low power circuit referred to the conventional pseudo inverter. The free hand designed equations are driven based on square law MOSFET model. The presented inverter is used for representing the memorized data 1 or 0, which is the ROM memory basic element. The designed cell features great saving of power consumption at least 33%, and provides high performance. The proposed pseudo-CMOS inverter consumed power less than 20μW/cell using 1.5-supply voltage, and it is designed and simulated using the IBM 130nm CMOS technology.
Keywords :
CMOS integrated circuits; MOSFET; invertors; low-power electronics; read-only storage; semiconductor device models; IBM CMOS technology; ROM memory basic element; conventional pseudoinverter; grounded gate pulled up pMOST; low power pseudoCMOS inverter; low power pseudoCMOS memory cell; matrix ROM realization; power consumption; size 130 nm; square law MOSFET model; voltage 1.5 V; Data storage unit; Low power consumption; Noise margin; Pseudo;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio Science Conference (NRSC), 2015 32nd National
Conference_Location :
6th of October City
Print_ISBN :
978-1-4799-9945-3
Type :
conf
DOI :
10.1109/NRSC.2015.7117852
Filename :
7117852
Link To Document :
بازگشت