DocumentCode
71276
Title
Compact Low-Power Cortical Recording Architecture for Compressive Multichannel Data Acquisition
Author
Shoaran, Mahsa ; Kamal, Mahdad Hosseini ; Pollo, Claudio ; Vandergheynst, P. ; Schmid, A.
Author_Institution
Microelectron. Syst. Lab., Swiss Fed. Inst. of Technol. (EPFL), Lausanne, Switzerland
Volume
8
Issue
6
fYear
2014
fDate
Dec. 2014
Firstpage
857
Lastpage
870
Abstract
This paper introduces an area- and power-efficient approach for compressive recording of cortical signals used in an implantable system prior to transmission. Recent research on compressive sensing has shown promising results for sub-Nyquist sampling of sparse biological signals. Still, any large-scale implementation of this technique faces critical issues caused by the increased hardware intensity. The cost of implementing compressive sensing in a multichannel system in terms of area usage can be significantly higher than a conventional data acquisition system without compression. To tackle this issue, a new multichannel compressive sensing scheme which exploits the spatial sparsity of the signals recorded from the electrodes of the sensor array is proposed. The analysis shows that using this method, the power efficiency is preserved to a great extent while the area overhead is significantly reduced resulting in an improved power-area product. The proposed circuit architecture is implemented in a UMC 0.18 mbi μm CMOS technology. Extensive performance analysis and design optimization has been done resulting in a low-noise, compact and power-efficient implementation. The results of simulations and subsequent reconstructions show the possibility of recovering fourfold compressed intracranial EEG signals with an SNR as high as 21.8 dB, while consuming 10.5 mbi μW of power within an effective area of 250 mbi μm × 250 mbi μm per channel.
Keywords
biomedical electrodes; compressed sensing; data acquisition; electroencephalography; medical signal detection; prosthetics; signal reconstruction; SNR; UMCmbi μm CMOS technology; area usage; area-efficient approach; circuit architecture; compact implementation; compact low-power cortical recording architecture; compressive multichannel data acquisition; compressive recording; conventional data acquisition system; cortical signals; design optimization; fourfold compressed intracranial EEG signals; hardware intensity; implantable system; improved power-area product; low-noise implementation; multichannel compressive sensing scheme; multichannel system; noise figure 21.8 dB; performance analysis; power efficiency; power-efficient approach; power-efficient implementation; sensor array electrodes; sparse biological signals; spatial signal sparsity; subNyquist sampling; subsequent reconstruction; CMOS technology; Compressed sensing; Electroencephalography; Compressive sensing; cortical signals; multichannel recording; reconstruction;
fLanguage
English
Journal_Title
Biomedical Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
1932-4545
Type
jour
DOI
10.1109/TBCAS.2014.2304582
Filename
6786004
Link To Document