• DocumentCode
    718106
  • Title

    A symmetric CMOS inverter using biaxially strained Si nano PMOSFET

  • Author

    Khatami, Mohammad Mahdi ; Shalchian, Majid ; Kolahdouz, Mohammadreza

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Tarbiat Modares Univ., Tehran, Iran
  • fYear
    2015
  • fDate
    10-14 May 2015
  • Firstpage
    1282
  • Lastpage
    1285
  • Abstract
    Typical CMOS inverters suffer from current mismatch of PMOS and NMOS transistors which causes asymmetric behavior of the static CMOS inverter. This mismatch is a result of non-equality of several parameters including mobility and threshold voltage of the PMOSFET and NMOSFET. In this paper we proposed a biaxially strained Si PMOSFET to reduce this mismatch. Also we have studied the parasitic channel in the biaxially strained Si PMOS and proposed a novel approach to eliminate this parasitic channel by increasing SiGe virtual substrate doping. Then the improved device has been used in the CMOS inverter which results in a symmetric output behavior with almost equal tPHL and tPLH of 52 ps and 50 ps, high noise margin (NMH) and low noise margin (NML) of 0.16 V and 0.18 V.
  • Keywords
    CMOS integrated circuits; Ge-Si alloys; MOSFET; invertors; semiconductor doping; NMH; NML; NMOS transistors; NMOSFET; PMOS transistors; SiGe; SiGe virtual substrate doping; biaxially strained Si PMOSFET; low noise margin; parasitic channel; static CMOS inverter; threshold voltage; voltage 0.16 V; voltage 0.18 V; Conferences; Electrical engineering; CMOS inverter; biaxially; parasitic channel; strain;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electrical Engineering (ICEE), 2015 23rd Iranian Conference on
  • Conference_Location
    Tehran
  • Print_ISBN
    978-1-4799-1971-0
  • Type

    conf

  • DOI
    10.1109/IranianCEE.2015.7146413
  • Filename
    7146413