DocumentCode :
718991
Title :
At-Speed Path Delay Test
Author :
Chakraborty, Swati ; Walker, D.M.H.
Author_Institution :
Dept. of Comput. Sci. & Eng., Texas A&M Univ., College Station, TX, USA
fYear :
2015
fDate :
11-13 May 2015
Firstpage :
39
Lastpage :
42
Abstract :
This research describes an approach to test metastability of flip-flops with help of multiple at speed capture cycles during path delay test. K longest paths starting from a flip-flop are generated, such that a long path on one clock cycle feeds a long path on the next clock cycle, and so on. This permits the testing of flip-flop metastability and time-borrowing latches, that cannot be tested by any other structural test technique. The path generation algorithm uses the circuit structure, and then the paths are sequentially justified using Boolean Satisfiability algorithms.
Keywords :
computability; flip-flops; logic testing; Boolean satisfiability algorithms; at-speed path delay test; circuit structure; flip-flops; metastability; speed capture cycles; time-borrowing latches; Circuit faults; Clocks; Conferences; Delays; Flip-flops; Logic gates; Testing; path delay test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop (NATW), 2015 IEEE 24th North Atlantic
Conference_Location :
Johnson City, NY
Print_ISBN :
978-1-4673-7416-3
Type :
conf
DOI :
10.1109/NATW.2015.13
Filename :
7147652
Link To Document :
بازگشت