DocumentCode :
727085
Title :
Linear programming of voltage-controlled memristors with an anti-serial memristor circuit
Author :
Hyuncheol Choi ; Budhathoki, Ram Kaji ; Sedong Park ; Changju Yang ; Hyongsuk Kim
Author_Institution :
Div. of Electron. Eng., Chonbuk Nat. Univ., Jeonju, South Korea
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
1142
Lastpage :
1145
Abstract :
The memristance variation of a single memristor with voltage input is generally a nonlinear function of time. Linearization of memristance variation about time is very important for the easiness of memristor programming. In this paper, a method utilizing an anti-serial architecture for linear programming is addressed. The anti-serial architecture is composed of two memristors with opposite polarities. It linearizes the variation of memristance by virtue of complimentary actions of two memristors. For programming a memristor, additional memristor with opposite polarity is employed. The linearization effect of weight programming of an anti-serial architecture is investigated and memristor bridge synapse which is built with two sets of anti-serial memristor architecture is taken as an application example of the proposed method.
Keywords :
circuit optimisation; linear programming; memristor circuits; anti-serial memristor circuit; linear programming; memristor bridge synapse; opposite polarities; voltage-controlled memristors; weight programming; Bridge circuits; Computer architecture; Integrated circuit modeling; Linear programming; Memristors; Programming; Switches; Anti-serial architecture; Linearization; Memristor; Memristor Bridge;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7168840
Filename :
7168840
Link To Document :
بازگشت